



# Floppy Data Separator



### **Features**

- Complete data separation function with external circuit for floppy disk drives
- Separation of MFM encoded data
- 5¼" double density separation of compatible
- Early and late 250-ns write precompensation
- External 16-MHz clock required
- Compatible with FDC 765A (8272A) floppy disk

#### controllers

- DMA interface logic
- CMOS technology
- Single + 5 Volt supply
- TTL-compatible
- Designed for IBM PC disk drives

# **General Description**

The UM9228-1 is a CMOS integrated circuit designed to complement the 765A (8272A) type of floppy disk controller chip, especially for the IBM PC. It incorporates a data separator, write precompensation logic, and DMA interface logic. A FDC 765A together with UM9228-1 and

buffer drive and decoder can form a IBM PC diskette adapter. The UM9228-1 operates from a +5 Volt supply and simply requires a 16-MHz external clock input. All input and output are TTL-compatible. The UM9228-1 is available for 5%" double density disk controller.



# **Absolute Maximum Ratings\***

| Ambient temperature under bias, T <sub>A</sub> 0 to + 70°C |
|------------------------------------------------------------|
| Storage temperature, T <sub>STG</sub> 55 to + 125°C        |
| Applied voltage on any pin with respect to ground          |
|                                                            |
| Power dissipation, Pp                                      |

#### **\*Comments**

Stress above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect the device reliability.

#### **D.C. Electrical Characteristics**

 $(T_A = 0 \text{ to } 70^{\circ}\text{C}, \ V_{CC} = 5\text{V} \pm 5\% \text{ unless otherwise specified.})$ 

|                                                                                             | 70                                               | Limits      |      |                        | 11-14-           |  |
|---------------------------------------------------------------------------------------------|--------------------------------------------------|-------------|------|------------------------|------------------|--|
| Parameter                                                                                   | Test Conditions                                  | Min.        | Тур. | Max.                   | Units            |  |
| Input Voltage<br>Low Level V <sub>IL</sub><br>High Level V <sub>IH</sub>                    |                                                  | -0.3<br>2.0 |      | 0.8<br>V <sub>CC</sub> | >>               |  |
| Standby Current I <sub>ST</sub>                                                             |                                                  |             |      | 10                     | μΑ               |  |
| Input Current<br>(for all input)<br>Low Level I <sub>IL</sub><br>High Level I <sub>IH</sub> | V <sub>IH</sub> = 2.7V<br>V <sub>IL</sub> = 0.4V |             |      | -200<br>20             | μΑ<br><b>μ</b> Α |  |
| Output Current<br>(for all output)<br>Low Level IOL<br>High Level IOH                       | V <sub>OL</sub> = 0.4V<br>V <sub>OH</sub> = 4.5V | 4<br>500    |      |                        | mΑ<br><b>μ</b> Α |  |
| Power Supply<br>Current I <sub>CC</sub>                                                     | CLKIN = 16 MHz<br>VCOIN = 4 MHz                  |             |      | 10                     | mA               |  |
| Input Leakage<br>Current I <sub>IL</sub>                                                    |                                                  |             |      | 10                     | μΑ               |  |
| Input Capacitance C <sub>IN</sub>                                                           |                                                  |             | -    | 10                     | pF               |  |

# A.C. Electrical Characteristics

 $(T_A = 0 \text{ to } 70^{\circ}\text{C}, \ V_{CC} = 5 \text{V} \pm 5\%, \ \text{CLKIN} = 16 \text{ MHz}, \ \text{VCOIN} = 4 \text{ MHz})$ 

| 0                         | Limits |      |      | 11-4- |
|---------------------------|--------|------|------|-------|
| Parameter                 | Min.   | Тур. | Max. | Units |
| CLKIN frequency           | 1      |      | 16   | MHz   |
| VCOIN frequency           | 0      |      | 4    | MHz   |
| VCOIN DUTY CYCLE          | 30     | 50   | 70   | %     |
| DRQ to DRQOUT Delay tdDRQ |        | ,    | 2.0  | μς    |
| twclkH                    |        | 250  |      | ns    |
| <sup>‡</sup> WDOUT        |        | 250  |      | ns    |
| t <sub>dWDIN</sub>        | 0      |      | 200  | ns    |
| t <sub>WDE</sub>          |        | 250  |      | ns    |
| twon                      |        | 250  |      | ns    |
| twoL                      |        | 250  |      | ns    |

#### Precompensation



# **Application Circuits**



5--97



# Pin Description

| Pin No. | Symbol          | I/O          | Descriptions                                                                                                    |  |
|---------|-----------------|--------------|-----------------------------------------------------------------------------------------------------------------|--|
| 1       | RD              | 1            | Read Data from FDD.                                                                                             |  |
| 2       | PFDR            | 0            | Reference Data Sample Pulse. This signal is applied to the reference input of a PLL circuit. See block diagram. |  |
| 3       | V <sub>CC</sub> | 1            | +5 Volt power supply                                                                                            |  |
| 4       | PFDV            | 0            | This output is connected to an input of a PLL circuit. See block diagram.                                       |  |
| 5       | SD              | o            | Separate Data: This output is the generated data pulse derived from the RD input.                               |  |
| 6       | VCOIN           | 1            | This signal is the V.C.O. output of a PLL circuit used to generate data window.                                 |  |
| 7       | DW              | 0            | Data Window: This is derived from RD input to be applied to FDC.                                                |  |
| 8       | LATE            | ı            | See Fig. 3.                                                                                                     |  |
| 9       | EARLY           | 1            | See Fig. 3.                                                                                                     |  |
| 10      | WD              | l<br>·       | Write Data: The write data stream from the floppy disk controller.                                              |  |
| 11      | WEN             | . <b>1</b> - | Write Enable: This input is from FDC starting the write operation.                                              |  |
| 12      | WDOUT           | 0            | Write Data Output: The precompensated write data stream to the drive.                                           |  |
| 13      | V <sub>SS</sub> |              | Ground                                                                                                          |  |
| 14      | DRQOUT          | b            | Data Request Output: Delayed DRQ signal from FDC.                                                               |  |
| 15      | DACK            | 1            | DMA Acknowledge: Direct memory access acknowledge from DMA controller.                                          |  |
| 16      | DRQ             | Ì            | DMA Request: This is high when FDC make a DMA request.                                                          |  |
| 17      | WCLK            | 0            | Write Clock: This signal is the write clock to the floppy disk controller.                                      |  |
| 18      | FCLK            | 0            | FDC Clock: This output is the master clock to the floppy disk controller.                                       |  |
| 19      | CLKIN           | 0            | Clock Input: This input is connected to a external 16-MHz clock input.                                          |  |
| 20      | VCC SYNC        | ı            | This is connected to VCO output pin of FDC 765.                                                                 |  |





## Operational Description

#### DATA SEPARATOR

UM9228-1 is used with a external PLL circuit (see Fig. 1) to detect the leading edges of the disk data pulse and adjust the phase of the internal clock to provide the data window (DW) clock.



Figure 1. Data Windown Generator

The data window clock frequency is normally 250 KHz. See Fig. 2.



Figure 2. Data Window

#### TIME BASE LOGIC

This comprises 5 stages of ripple counter and a duty cycle clamping circuit. The write clock (WCLK) duty cycle is 1/8.



#### WRITE PRECOMPENSATION

The desired precompensation delay (250 ns) is determined by the state of EARLY and LATE inputs of UM9228-1.

| Г       | Early | Late |  |
|---------|-------|------|--|
| Nominal | 0     | 0    |  |
| Late    | 0     | 1    |  |
| Early   | 1     | 0    |  |
| Invalid | 1 .   | 1    |  |

Figure 3. Write Precompensation State

## DMA INTERFACE



Figure 4. DMA Interface Timing

When requiring data read/write, FDC will check DACK from DMAC and will set DRQ (low to high) if DACK is high. The timing of the DMA Interface delay DRQ from FDC by 4-stage shift register is as shown above. This delay will prevent cpu from doing DMA without adequate system operation.